Invention Application
US20110057683A1 DEFECT-AND-FAILURE-TOLERANT DEMULTIPLEXER USING SERIES REPLICATION AND ERROR-CONTROL ENCODING
审中-公开
使用系列复制和错误控制编码的缺陷和失败的解复用器
- Patent Title: DEFECT-AND-FAILURE-TOLERANT DEMULTIPLEXER USING SERIES REPLICATION AND ERROR-CONTROL ENCODING
- Patent Title (中): 使用系列复制和错误控制编码的缺陷和失败的解复用器
-
Application No.: US12947585Application Date: 2010-11-16
-
Publication No.: US20110057683A1Publication Date: 2011-03-10
- Inventor: Warren Robinett , Philip J. Kuekes , R. Stanley Williams
- Applicant: Warren Robinett , Philip J. Kuekes , R. Stanley Williams
- Main IPC: H03K19/003
- IPC: H03K19/003

Abstract:
One embodiment of the present invention is a method for constructing defect-and-failure-tolerant demultiplexers. This method is applicable to nanoscale, microscale, or larger-scale demultiplexer circuits. Demultiplexer circuits can be viewed as a set of AND gates, each including a reversibly switchable interconnection between a number of address lines, or address-line-derived signal lines, and an output signal line. Each reversibly switchable interconnection includes one or more reversibly switchable elements. In certain demultiplexer embodiments, NMOS and/or PMOS transistors are employed as reversibly switchable elements. In the method that represents one embodiment of the present invention, two or more serially connected transistors are employed in each reversibly switchable interconnection, so that short defects in up to one less than the number of serially interconnected transistors does not lead to failure of the reversibly switchable interconnection. In addition, error-control-encoding techniques are used to introduce additional address-line-derived signal lines and additional switchable interconnections so that the demultiplexer may function even when a number of individual, switchable interconnections are open-defective.
Information query