发明申请
US20120331429A1 CIRCUIT MANUFACTURING AND DESIGN TECHNIQUES FOR REFERENCE PLANE VOIDS WITH STRIP SEGMENT
失效
具有条带划分的参考平面电路的电路制造和设计技术
- 专利标题: CIRCUIT MANUFACTURING AND DESIGN TECHNIQUES FOR REFERENCE PLANE VOIDS WITH STRIP SEGMENT
- 专利标题(中): 具有条带划分的参考平面电路的电路制造和设计技术
-
申请号: US13603732申请日: 2012-09-05
-
公开(公告)号: US20120331429A1公开(公告)日: 2012-12-27
- 发明人: Sungjun Chun , Anand Haridass , Roger D. Weekly
- 申请人: Sungjun Chun , Anand Haridass , Roger D. Weekly
- 主分类号: G06F17/50
- IPC分类号: G06F17/50
摘要:
Manufacturing circuits with reference plane voids over vias with a strip segment interconnect permits routing critical signal paths over vias, while increasing via insertion capacitance only slightly. The transmission line reference plane defines voids above (or below) signal-bearing plated-through holes (PTHs) that pass through a rigid substrate core, so that the signals are not degraded by an impedance mismatch that would otherwise be caused by shunt capacitance from the top (or bottom) of the signal-bearing PTHs to the transmission line reference plane. In order to provide increased routing density, signal paths are routed over the voids, but disruption of the signal paths by the voids is prevented by including a conductive strip through the voids that reduces the coupling to the signal-bearing PTHs and maintains the impedance of the signal path conductor.
公开/授权文献
信息查询