发明申请
- 专利标题: STRUCTURE AND METHOD FOR BUMP TO LANDING TRACE RATIO
- 专利标题(中): 结构和方法,用于防止爬坡比例
-
申请号: US13426386申请日: 2012-03-21
-
公开(公告)号: US20130026614A1公开(公告)日: 2013-01-31
- 发明人: Chen-Hua Yu , Tin-Hao Kuo , Chen-Shien Chen , Mirng-Ji Lii , Sheng-Yu Wu , Yen-Liang Lin
- 申请人: Chen-Hua Yu , Tin-Hao Kuo , Chen-Shien Chen , Mirng-Ji Lii , Sheng-Yu Wu , Yen-Liang Lin
- 申请人地址: TW Hsin-Chu
- 专利权人: Taiwan Semiconductor Manufacturing Company, Ltd.
- 当前专利权人: Taiwan Semiconductor Manufacturing Company, Ltd.
- 当前专利权人地址: TW Hsin-Chu
- 主分类号: H01L23/495
- IPC分类号: H01L23/495 ; H01L21/98
摘要:
The present disclosure provides an integrated circuit. The integrated circuit includes an interconnect structure formed on a substrate; a landing metal trace formed on the interconnect structure and coupled to the interconnect structure, wherein the landing metal trace includes a first width T defined in a first direction; and a metal bump post formed on and aligned with the landing metal trace, wherein the metal bump post includes a second width U defined in the first direction, and the second width U is greater than the first width T.
公开/授权文献
- US08643196B2 Structure and method for bump to landing trace ratio 公开/授权日:2014-02-04
信息查询
IPC分类: