Invention Application
- Patent Title: VERTICAL TRANSISTOR HAVING AN ASYMMETRIC GATE
-
Application No.: US13611113Application Date: 2012-09-12
-
Publication No.: US20130095623A1Publication Date: 2013-04-18
- Inventor: Dechao Guo , Shu-Jen Han , Keith Kwong Hon Wong , Jun Yuan
- Applicant: Dechao Guo , Shu-Jen Han , Keith Kwong Hon Wong , Jun Yuan
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Main IPC: H01L21/336
- IPC: H01L21/336

Abstract:
A transistor structure is formed to include a substrate and, overlying the substrate, a source; a drain; and a channel disposed vertically between the source and the drain. The channel is coupled to a gate conductor that surrounds the channel via a layer of gate dielectric material that surrounds the channel. The gate conductor is composed of a first electrically conductive material having a first work function that surrounds a first portion of a length of the channel and a second electrically conductive material having a second work function that surrounds a second portion of the length of the channel. A method to fabricate the transistor structure is also disclosed. The transistor structure can be characterized as being a vertical field effect transistor having an asymmetric gate.
Public/Granted literature
Information query
IPC分类: