发明申请
- 专利标题: ANTIFUSE ELEMENT UTILIZING NON-PLANAR TOPOLOGY
- 专利标题(中): 使用非平面拓扑学的抗体元件
-
申请号: US13976087申请日: 2011-10-18
-
公开(公告)号: US20130270559A1公开(公告)日: 2013-10-17
- 发明人: Walid M. Hafez , Chia-Hong Jan , Curtis Tsai , Joodong Park , Jeng-Ya D. Yeh
- 申请人: Walid M. Hafez , Chia-Hong Jan , Curtis Tsai , Joodong Park , Jeng-Ya D. Yeh
- 国际申请: PCT/US11/56760 WO 20111018
- 主分类号: H01L27/112
- IPC分类号: H01L27/112
摘要:
Techniques for providing non-volatile antifuse memory elements and other antifuse links are disclosed herein. In sonic embodiments, the antifuse memory elements are configured with non-planar topology such as FinFET topology. In some such embodiments, the fin topology can be manipulated and used to effectively promote lower breakdown voltage transistors, by creating enhanced-emission sites which are suitable for use in lower voltage non-volatile antifuse memory elements. In one example embodiment, a semiconductor antifuse device is provided that includes a non-planar diffusion area having a fin configured with a tapered portion, a dielectric isolation layer on the fin including the tapered portion, and a gate material on the dielectric isolation layer. The tapered portion of the fin may be formed, for instance, by oxidation, etching, and/or ablation, and in some cases includes a base region and a thinned region, and the thinned region is at least 50% thinner than the base region.
公开/授权文献
- US09159734B2 Antifuse element utilizing non-planar topology 公开/授权日:2015-10-13
信息查询
IPC分类: