Invention Application
- Patent Title: REDUNDANCY FOR ON-CHIP INTERCONNECT
- Patent Title (中): 用于片上互连的冗余
-
Application No.: US13612629Application Date: 2012-09-12
-
Publication No.: US20140075403A1Publication Date: 2014-03-13
- Inventor: Robert PALMER , John W. POULTON , Thomas Hastings GREER, III , William James DALLY
- Applicant: Robert PALMER , John W. POULTON , Thomas Hastings GREER, III , William James DALLY
- Main IPC: G06F17/50
- IPC: G06F17/50

Abstract:
One embodiment sets forth a technique for on-chip satisfying timing requirements of on-chip source-synchronous, CMOS-repeater-based interconnect. Each channel of the on-chip interconnect may include one or more redundant wires. Calibration logic is configured to apply transition patterns to wires comprising each channel and calibration patterns that are generated in response to the transition patterns are captured. Based on the calibration patterns, wires that best satisfy the timing requirements of the on-chip interconnect are selected for use to transmit data. The calibration logic also trims the delays of the clock and selected data wires based on captured calibration patterns to improve the timing margin of the on-chip interconnect. Improving the timing margin of the on-chip interconnect improves chip yields.
Public/Granted literature
- US08689159B1 Redundancy for on-chip interconnect Public/Granted day:2014-04-01
Information query