Invention Application
- Patent Title: TRIPLE-PATTERN LITHOGRAPHY LAYOUT DECOMPOSITION
- Patent Title (中): 三维图形分层分解
-
Application No.: US14302684Application Date: 2014-06-12
-
Publication No.: US20140372958A1Publication Date: 2014-12-18
- Inventor: Hung Lung LIN , Chin-Chang HSU , Min-Yuan TSAI , Wen-Ju YANG , Chien Lin HO
- Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
- Main IPC: G06F17/50
- IPC: G06F17/50

Abstract:
Provided is a method for evaluating and decomposing a semiconductor device level for triple pattern lithography in semiconductor manufacturing. The method includes generating a conflict graph and simplifying the conflict graph using various methods to produce a simplified conflict graph which can either be further simplified or evaluated for decomposition validity. The disclosure also provides for applying decomposition validity rules to a simplified conflict graph to determine if the conflict graph represents a semiconductor device layer that is decomposable into three masks. Methods of the disclosure are carried out by a computer and instructions for carrying out the method may be stored on a computer readable storage medium.
Public/Granted literature
- US09122838B2 Triple-pattern lithography layout decomposition Public/Granted day:2015-09-01
Information query