Invention Application
- Patent Title: FLOW PINNING IN A SERVER ON A CHIP
- Patent Title (中): 在芯片上的服务器中的流动引导
-
Application No.: US14162903Application Date: 2014-01-24
-
Publication No.: US20150324306A1Publication Date: 2015-11-12
- Inventor: Keyur Chudgar , Kumar Sankaran
- Applicant: APPLIED MICRO CIRCUITS CORPORATION
- Applicant Address: US CA Sunnyvale
- Assignee: APPLIED MICRO CIRCUITS CORPORATION
- Current Assignee: APPLIED MICRO CIRCUITS CORPORATION
- Current Assignee Address: US CA Sunnyvale
- Main IPC: G06F13/28
- IPC: G06F13/28

Abstract:
Various embodiments provide for a system on a chip or a server on a chip that performs flow pinning, where packets or streams of packets are enqueued to specific queues, wherein each queue is associated with a respective core in a multiprocessor/multi-core system or server on a chip. With each stream of packets, or flow, assigned to a particular processor, the server on a chip can process and intake packets from multiple queues from multiple streams from the same single Ethernet interface in parallel. Each of the queues can issue interrupts to their assigned processors, allowing each of the processors to receive packets from their respective queues at the same time. Packet processing speed is therefore increased by receiving and processing packets in parallel for different streams.
Public/Granted literature
- US09588923B2 Flow pinning in a server on a chip Public/Granted day:2017-03-07
Information query