Invention Application
- Patent Title: GROUP III-N TRANSISTORS ON NANOSCALE TEMPLATE STRUCTURES
-
Application No.: US14937819Application Date: 2015-11-10
-
Publication No.: US20160064491A1Publication Date: 2016-03-03
- Inventor: Han Wui Then , Sansaptak DASGUPTA , Marko RADOSAVLJEVIC , Benjamin CHU-KUNG , Sanaz GARDNER , Seung Hoon SUNG , Robert S. Chau
- Applicant: Intel Corporation
- Main IPC: H01L29/20
- IPC: H01L29/20 ; H01L21/283 ; H01L21/02 ; H01L29/423 ; H01L29/78

Abstract:
A III-N semiconductor channel is formed on a III-N transition layer formed on a (111) or (110) surface of a silicon template structure, such as a fin sidewall. In embodiments, the silicon fin has a width comparable to the III-N epitaxial film thicknesses for a more compliant seeding layer, permitting lower defect density and/or reduced epitaxial film thickness. In embodiments, a transition layer is GaN and the semiconductor channel comprises Indium (In) to increase a conduction band offset from the silicon fin. In other embodiments, the fin is sacrificial and either removed or oxidized, or otherwise converted into a dielectric structure during transistor fabrication. In certain embodiments employing a sacrificial fin, the III-N transition layer and semiconductor channel is substantially pure GaN, permitting a breakdown voltage higher than would be sustainable in the presence of the silicon fin.
Public/Granted literature
- US09362369B2 Group III-N transistors on nanoscale template structures Public/Granted day:2016-06-07
Information query
IPC分类: