- 专利标题: HIGH DATA RATE MULTILEVEL CLOCK RECOVERY SYSTEM
-
申请号: US15376348申请日: 2016-12-12
-
公开(公告)号: US20170171005A1公开(公告)日: 2017-06-15
- 发明人: Matthew B. Baecher , Troy J. Beukema , Lamiaa Msalka
- 申请人: International Business Machines Corporation
- 主分类号: H04L27/227
- IPC分类号: H04L27/227 ; H04L12/26 ; H04L25/03
摘要:
Digital receiver systems and clock recovery techniques for use in digital receiver systems are provided to implement asynchronous baud-rate clock recovery systems for high data rate serial receivers multilevel line modulation. A two-stage postcursor ISI equalization system is provided to efficiently emulate a 4-level DFE (decision feedback equalization) system, for example, while converting a 4-level equalized signal to s 2-level equalized signal. For example, a two stage postcursor ISI equalization system includes a DFE stage which operates on a most significant component of a given 4-level data symbol, followed by a DFFE (decision-feedforward equalizer) stage which operates on a least significant component of the given 4-level data symbol. In parallel with the DFFE stage, an estimate of the least significant component is subtracted from the equalized 4-level data symbol to convert the 4-level data symbol to a 2-level symbol.
公开/授权文献
- US09705717B2 High data rate multilevel clock recovery system 公开/授权日:2017-07-11
信息查询