- 专利标题: RESIDUAL PROCESSING CIRCUIT USING SINGLE-PATH PIPELINE OR MULTI-PATH PIPELINE AND ASSOCIATED RESIDUAL PROCESSING METHOD
-
申请号: US15438774申请日: 2017-02-22
-
公开(公告)号: US20170251218A1公开(公告)日: 2017-08-31
- 发明人: Min-Hao Chiu , Chia-Yun Cheng , Yung-Chang Chang
- 申请人: MEDIATEK INC.
- 主分类号: H04N19/44
- IPC分类号: H04N19/44 ; H04N19/129 ; H04N19/436 ; H04N19/124 ; H04N19/60
摘要:
A residual processing circuit has a single-path pipeline and a single-path controller. The single-path pipeline has an inverse scan (IS) circuit, an inverse quantization (IQ) circuit and an inverse transform (IT) circuit arranged to process a current non-zero residual data block in a pipeline manner. The current non-zero residual data block is at least a portion of a transform unit. The single-path controller controls pipelined processing of the current non-zero residual data block at the single-path pipeline. The single-path controller instructs the IS circuit to start IS processing of a next non-zero residual data block before the IT circuit finishes a first half of IT processing of the current non-zero residual data block.
公开/授权文献
信息查询