Invention Application
- Patent Title: PROCESS FOR IMPROVING CAPACITANCE EXTRACTION PERFORMANCE
-
Application No.: US15832249Application Date: 2017-12-05
-
Publication No.: US20180082009A1Publication Date: 2018-03-22
- Inventor: Robert J. Allen , Susan E. Cellier , Lewis W. Dewey, III , Anthony D. Hagin , Adam P. Matheny , Ronald D. Rose , David J. Widiger
- Applicant: International Business Machines Corporation
- Main IPC: G06F17/50
- IPC: G06F17/50

Abstract:
Disclosed is a method for improving capacitance extraction performance in a circuit, the method including mapping, via a computing resource, a first layout including a plurality of wiring paths, selecting at least one target wire from the plurality of wiring paths, selecting at least one group of wires running orthogonally to the at least one target wire, identifying and selecting within the at least one group at least one set of two or more wires that are combinable for representation as a single merged wire, mapping a second layout, via the computing resource, and representing the at least one set of two or more wires as the single merged wire in said second layout, analyzing parasitic capacitance between the at least one target wire and the at least one group of wires using the second layout, and manufacturing the circuit using information from the analyzing of parasitic capacitance.
Public/Granted literature
- US10354041B2 Process for improving capacitance extraction performance Public/Granted day:2019-07-16
Information query