Invention Application
- Patent Title: MULTI-STAGE MEMORY SENSING
-
Application No.: US15957742Application Date: 2018-04-19
-
Publication No.: US20180308538A1Publication Date: 2018-10-25
- Inventor: Huy T. Vo , Adam S. El-Mansouri
- Applicant: Micron Technology, Inc.
- Main IPC: G11C11/22
- IPC: G11C11/22 ; G11C7/06 ; H01L27/11502

Abstract:
Methods and devices for reading a memory cell using multi-stage memory sensing are described. The memory cell may be coupled to a digit line after the digit line during a read operation. A transistor may be activated to couple an amplifier capacitor with the digit line during the read operation. The transistor may be deactivated for a portion of the read operation to isolate the amplifier capacitor from the digit line while the memory cell is coupled to the digit line. The transistor may be reactivated to recouple the amplifier capacitor to the digit line to help determine the value of the memory cell.
Public/Granted literature
- US10667621B2 Multi-stage memory sensing Public/Granted day:2020-06-02
Information query