Invention Application
- Patent Title: SUPPORTING CONFIGURABLE SECURITY LEVELS FOR MEMORY ADDRESS RANGES
-
Application No.: US15946401Application Date: 2018-04-05
-
Publication No.: US20180365438A1Publication Date: 2018-12-20
- Inventor: Binata Bhattacharyya , Raghunandan Makaram , Amy L. Santoni , George Z. Chrysos , Simon P. Johnson , Brian S. Morris , Francis X. McKeen
- Applicant: Intel Corporation
- Main IPC: G06F21/62
- IPC: G06F21/62 ; G06F21/60 ; G06F21/64 ; G06F21/78

Abstract:
A processor implementing techniques for supporting configurable security levels for memory address ranges is disclosed. In one embodiment, the processor includes a processing core a memory controller, operatively coupled to the processing core, to access data in an off-chip memory and a memory encryption engine (MEE) operatively coupled to the memory controller. The MEE is to responsive to detecting a memory access operation with respect to a memory location identified by a memory address within a memory address range associated with the off-chip memory, identify a security level indicator associated with the memory location based on a value stored on a security range register. The MEE is further to access at least a portion of a data item associated with the memory address range of the off-chip memory in view of the security level indicator.
Public/Granted literature
- US10671740B2 Supporting configurable security levels for memory address ranges Public/Granted day:2020-06-02
Information query