Invention Application
- Patent Title: COHERENT TRANSCEIVER ARCHITECTURE
-
Application No.: US16204909Application Date: 2018-11-29
-
Publication No.: US20190109646A1Publication Date: 2019-04-11
- Inventor: Oscar Ernesto AGAZZI , Diego Ernesto CRIVELLI , Paul VOOIS , Ramiro Rogelio LOPEZ , Jorge Manuel FINOCHIETTO , Norman L. SWENSON , Mario Rafael HUEDA , Hugo Santiago CARRER , Vadim GUTNIK , Adrián Ulises MORALES , Martin Ignacio DEL BARCO , Martin Carlos ASINARI , Federico Nicolas PAREDES , Alfredo Javier TADDEI , Mauro Marcelo BRUNI , Damian Alfonso MORERO , Facundo Abel Alcides RAMOS , María Laura FERSTER , Elvio Adrian SERRANO , Pablo Gustavo QUIROGA , Roman Antonio ARENAS , Matias German SCHNIDRIG , Alejandro Javier SCHWOYKOSKI
- Applicant: INPHI CORPORATION
- Main IPC: H04B10/516
- IPC: H04B10/516 ; H04B10/40 ; H04L7/00 ; H04B10/61

Abstract:
A coherent receiver comprises an ingress signal path having an ingress line-side interface, and an ingress host-side interface. The ingress signal path is configured to receive an analog signal vector at the ingress line-side interface, to demodulate the analog signal vector, and to output a digital data signal Fat the ingress host-side interface. The coherent receiver also comprises clock and timing circuitry configured to receive a single reference clock signal and to provide a plurality of modified ingress path clock signals to different components of the ingress signal path, the plurality of modified ingress path clock signals derived from the single reference clock signal and the plurality of modified ingress path clock signals having different clock rates. The receiver, transmitter, or transceiver can operate in a plurality of programmable operating modes to accommodate different modulation/de-modulation schemes, error correction code schemes, framing/mapping protocols, or other programmable features.
Information query