- 专利标题: SIDE-CHANNEL EXPLOIT DETECTION
-
申请号: US16233810申请日: 2018-12-27
-
公开(公告)号: US20190130104A1公开(公告)日: 2019-05-02
- 发明人: Paul Carlson , Rahuldeva Ghosh , Baiju Patel , Zhong Chen
- 申请人: Paul Carlson , Rahuldeva Ghosh , Baiju Patel , Zhong Chen
- 主分类号: G06F21/56
- IPC分类号: G06F21/56 ; G06F12/0802 ; G06N20/00 ; G06F3/06 ; G06F21/62
摘要:
The present disclosure is directed to systems and methods for detecting side-channel exploit attacks such as Spectre and Meltdown. Performance monitoring circuitry includes first counter circuitry to monitor CPU cache misses and second counter circuitry to monitor DTLB load misses. Upon detecting an excessive number of cache misses and/or load misses, the performance monitoring circuitry transfers the first and second counter circuitry data to control circuitry. The control circuitry determines a CPU cache miss to DTLB load miss ratio for each of a plurality of temporal intervals. The control circuitry the identifies, determines, and/or detects a pattern or trend in the CPU cache miss to DTLB load miss ratio. Upon detecting a deviation from the identified CPU cache miss to DTLB load miss ratio pattern or trend indicative of a potential side-channel exploit attack, the control circuitry generates an output to alert a system user or system administrator.
公开/授权文献
- US11372972B2 Side-channel exploit detection 公开/授权日:2022-06-28
信息查询