Invention Application
- Patent Title: SEMICONDUCTOR PACKAGE
-
Application No.: US16201361Application Date: 2018-11-27
-
Publication No.: US20190244945A1Publication Date: 2019-08-08
- Inventor: Yonghoon KIM
- Applicant: Samsung Electronics Co., Ltd.
- Priority: KR10-2018-0014677 20180206
- Main IPC: H01L25/18
- IPC: H01L25/18 ; H01L25/065 ; H01L23/00

Abstract:
A semiconductor package includes a package substrate, a logic chip on the package substrate, a memory stack structure on the package substrate and including first and second semiconductor chips stacked along a first direction, and a first bump between the package substrate and the memory stack structure. The logic chip and the memory stack are spaced apart along a second direction, crossing the first direction, on the package substrate. The first semiconductor chip includes a through via electrically connected to the second semiconductor chip, a chip signal pad connected to the through via, and a first redistribution layer electrically connected to the chip signal pad and having an edge signal pad in contact with the first bump. A distance between the logic chip and the edge signal pad along the second direction is less than that between the logic chip and the chip signal pad.
Public/Granted literature
- US10756076B2 Semiconductor package Public/Granted day:2020-08-25
Information query
IPC分类: