- 专利标题: VERTICALLY STACKED CMOS WITH UPFRONT M0 INTERCONNECT
-
申请号: US16143222申请日: 2018-09-26
-
公开(公告)号: US20200098921A1公开(公告)日: 2020-03-26
- 发明人: Willy RACHMADY , Patrick MORROW , Aaron LILAK , Rishabh MEHANDRU , Cheng-Ying HUANG , Gilbert DEWEY , Kimin JUN , Ryan KEECH , Anh PHAN , Ehren MANNEBACH
- 申请人: Willy RACHMADY , Patrick MORROW , Aaron LILAK , Rishabh MEHANDRU , Cheng-Ying HUANG , Gilbert DEWEY , Kimin JUN , Ryan KEECH , Anh PHAN , Ehren MANNEBACH
- 主分类号: H01L29/78
- IPC分类号: H01L29/78 ; H01L21/768 ; H01L29/06 ; H01L29/66
摘要:
Embodiments include transistor devices and a method of forming the transistor devices. A transistor device includes a first dielectric over a substrate, and vias on a first metal layer, where the first metal layer is on an etch stop layer that is on the first dielectric. The transistor device also includes a second dielectric over the first metal layer, vias, and etch stop layer, where the vias include sidewalls, top surfaces, and bottom surfaces, and stacked transistors on the second dielectric and the top surfaces of the vias, where the sidewalls and top surfaces of the vias are positioned within a footprint of the stacked transistors. The stacked transistors include gate electrodes and first and second transistor layers. The first metal layer includes conductive materials including tungsten or cobalt. The footprint may include a bottom surface of the first transistor layer and a bottom surface of the gate electrodes.
公开/授权文献
- US11482621B2 Vertically stacked CMOS with upfront M0 interconnect 公开/授权日:2022-10-25