Invention Application
- Patent Title: TECHNIQUES TO IMPROVE LINEARITY OF R-2R LADDER DIGITAL-TO-ANALOG CONVERTERS (DACs)
-
Application No.: US16197132Application Date: 2018-11-20
-
Publication No.: US20200162090A1Publication Date: 2020-05-21
- Inventor: Atul Kumar AGRAWAL , Gautam Salil NANDI , Siddharth MALHOTRA , Tanmay NEEMA
- Applicant: TEXAS INSTRUMENTS INCORPORATED
- Main IPC: H03M1/10
- IPC: H03M1/10

Abstract:
An integrated circuit includes a digital-to-analog converter (DAC) core including a plurality of thermometric arms and an R-2R ladder, the DAC core to convert a DAC code to an analog signal. The integrated circuit includes additional components as well. A differential non-linearity (DNL) calibration circuit outputs DNL coefficients based on the DAC code. A memory stores a value indicative of a product of a resistor temperature coefficient (TC) and a resistor self-heating coefficient (SHC). A current DAC (IDAC) couples to the R-2R ladder. A self-heating calibration circuit generates a self-heating trim code based on the value from the memory. An adder adds a value indicative of the DNL coefficients with the self-heating trim code to generate an IDAC trim code and provides the IDAC trim code to the IDAC to trim the R-2R ladder.
Public/Granted literature
- US10673450B1 Techniques to improve linearity of R-2R ladder digital-to-analog converters (DACs) Public/Granted day:2020-06-02
Information query