Invention Application
- Patent Title: Compensation Network for High Speed Integrated Circuits
-
Application No.: US16241481Application Date: 2019-01-07
-
Publication No.: US20200219828A1Publication Date: 2020-07-09
- Inventor: Xike Liu
- Applicant: CREDO TECHNOLOGY GROUP LIMITED
- Applicant Address: KY Grand Cayman
- Assignee: CREDO TECHNOLOGY GROUP LIMITED
- Current Assignee: CREDO TECHNOLOGY GROUP LIMITED
- Current Assignee Address: KY Grand Cayman
- Main IPC: H01L23/60
- IPC: H01L23/60 ; H01L27/02 ; H01L23/66 ; H01L23/00

Abstract:
Illustrative impedance matching circuits and methods provide enhanced performance without meaningfully increasing cost or areal requirements. One illustrative integrated circuit embodiment includes: a pin configured to connect to a substrate pad via a solder bump having a parasitic capacitance; an inductor that couples the pin to a transmit or receive circuit; a first electrostatic discharge (ESD) protection device electrically connected to a pin end of the inductor; and a second ESD protection device electrically connected to a circuit end of the inductor, where the first ESD protection device has a first capacitance that sums with the parasitic capacitance to equal a total capacitance coupled to the circuit end of the inductor.
Public/Granted literature
- US10971458B2 Compensation network for high speed integrated circuits Public/Granted day:2021-04-06
Information query
IPC分类: