发明申请
- 专利标题: PHASE-LOCKED LOOP (PLL) CIRCUIT AND CLOCK GENERATOR INCLUDING SUB-SAMPLING CIRCUIT
-
申请号: US16842281申请日: 2020-04-07
-
公开(公告)号: US20210021273A1公开(公告)日: 2021-01-21
- 发明人: Jaehong JUNG , Sangdon JUNG , Seunghyun OH , Kyungmin LEE
- 申请人: SAMSUNG ELECTRONICS CO., LTD.
- 申请人地址: KR Suwon-si
- 专利权人: SAMSUNG ELECTRONICS CO., LTD.
- 当前专利权人: SAMSUNG ELECTRONICS CO., LTD.
- 当前专利权人地址: KR Suwon-si
- 优先权: KR10-2019-0087095 20190718
- 主分类号: H03L7/107
- IPC分类号: H03L7/107 ; H03L7/089 ; H03L7/099
摘要:
A phase-locked loop (PLL) circuit includes a voltage-controlled oscillator configured to generate an output clock, and a sub-sampling PLL circuit configured to receive, from the voltage-controlled oscillator, the generated output clock as feedback, and perform a phase-locking operation on the received output clock. The sub-sampling PLL circuit includes a buffer configured to buffer the received output clock, and the sub-sampling PLL circuit is further configured to adaptively adjust an internal signal to maintain a loop bandwidth of the sub-sampling PLL circuit, based on a change of a characteristic of the buffer according to at least one of process, voltage, and temperature (PVT) change.
信息查询