Invention Application
- Patent Title: COMPARATOR ARCHITECTURE FOR REDUCED DELAY AND LOWER STATIC CURRENT
-
Application No.: US17515018Application Date: 2021-10-29
-
Publication No.: US20220166419A1Publication Date: 2022-05-26
- Inventor: Vishnuvardhan Reddy Jaladanki , Preetam Charan Anand Tadeparthy
- Applicant: Texas Instruments Incorporated
- Applicant Address: US TX Dallas
- Assignee: Texas Instruments Incorporated
- Current Assignee: Texas Instruments Incorporated
- Current Assignee Address: US TX Dallas
- Priority: IN202041049940 20201117
- Main IPC: H03K5/24
- IPC: H03K5/24

Abstract:
Described embodiments include a comparator circuit comprising an input voltage terminal, a reference voltage terminal, and a rising edge decode circuit having inputs coupled to the input voltage terminal and the reference voltage terminal. The rising edge output provides a rising edge decode signal indicating the input signal transitioned from being smaller than the reference voltage signal to being larger than the reference voltage signal. A falling edge decode circuit has inputs coupled to the input voltage terminal and the reference voltage terminal, and a falling edge output providing a falling edge decode signal indicating that the input signal transitioned from being larger than the reference voltage signal to being smaller than the reference voltage signal. Also, a decode logic circuit provides a comparator output in response to the rising edge decode signal and the falling edge decode signal.
Public/Granted literature
- US11595033B2 Comparator architecture for reduced delay and lower static current Public/Granted day:2023-02-28
Information query
IPC分类: