Invention Publication
- Patent Title: APPLICATION OF A DEFAULT SHARED STATE CACHE COHERENCY PROTOCOL
-
Application No.: US18315806Application Date: 2023-05-11
-
Publication No.: US20230281127A1Publication Date: 2023-09-07
- Inventor: Michael Malewicki , Thomas McGee , Michael S. Woodacre
- Applicant: Hewlett Packard Enterprise Development LP
- Applicant Address: US TX Spring
- Assignee: Hewlett Packard Enterprise Development LP
- Current Assignee: Hewlett Packard Enterprise Development LP
- Current Assignee Address: US TX Spring
- Main IPC: G06F12/0817
- IPC: G06F12/0817 ; G06F12/14 ; G06F12/0808 ; G06F12/084

Abstract:
Example implementations relate to cache coherency protocols as applied to a memory block range. Exclusive ownership of a range of blocks of memory in a default shared state may be tracked by a directory. The directory may be associated with a first processor of a set of processors. When a request is received from a second processor of the set of processors to read one or more blocks of memory absent from the directory, one or more blocks may be transmitted in the default shared state to the second processor. The blocks absent from the directory may not be tracked in the directory.
Public/Granted literature
- US12061552B2 Application of a default shared state cache coherency protocol Public/Granted day:2024-08-13
Information query
IPC分类: