- 专利标题: PLACEMENT OF LOGIC BASED ON RELATIVE ACTIVATION RATES
-
申请号: US17399523申请日: 2021-08-11
-
公开(公告)号: US20230050757A1公开(公告)日: 2023-02-16
- 发明人: Stephen Andrew Neuendorffer , Jianyi Cheng
- 申请人: Xilinx, Inc.
- 申请人地址: US CA San Jose
- 专利权人: Xilinx, Inc.
- 当前专利权人: Xilinx, Inc.
- 当前专利权人地址: US CA San Jose
- 主分类号: G06F30/323
- IPC分类号: G06F30/323 ; G06F30/343
摘要:
Approaches for placing logic of a circuit design include determining respective relative activation rates of control paths in a high-level language (HLL) program by a design tool. The HLL program specifies a circuit design. The design tool compiles the HLL program into logic functions and determines respective relative activation rates of signal connections between the logic functions based on the relative activation rates of the control paths in the HLL program. The design tool selects placement locations on an integrated circuit device for the logic functions using a placement cost minimization function that factors the relative activation rates of the signal connections into placement costs.
公开/授权文献
- US11651127B2 Placement of logic based on relative activation rates 公开/授权日:2023-05-16
信息查询