- 专利标题: PROCESSOR AND ARITHMETIC PROCESSING METHOD
-
申请号: US17893333申请日: 2022-08-23
-
公开(公告)号: US20230110696A1公开(公告)日: 2023-04-13
- 发明人: Yi Ge , Masahiro Goshima
- 申请人: Fujitsu Limited , Inter-University Research Institute Corporation Research Organization of Information and Systems
- 申请人地址: JP Kawasaki-shi; JP Tokyo
- 专利权人: Fujitsu Limited,Inter-University Research Institute Corporation Research Organization of Information and Systems
- 当前专利权人: Fujitsu Limited,Inter-University Research Institute Corporation Research Organization of Information and Systems
- 当前专利权人地址: JP Kawasaki-shi; JP Tokyo
- 优先权: JP2021-165561 20211007
- 主分类号: G06F12/0811
- IPC分类号: G06F12/0811 ; G06F12/0844
摘要:
A processor includes request issuing units issuing an access request to a storage, a data array including banks holding sub data divided from data read from the storage based on the access request, a switch to transfer the access request to one of the banks, and first and second determination units. The first determination unit determines a cache hit when a tag address included in the access address matches a tag address held therein in correspondence with an index address included in the access address. The second determination unit determines a cache hit when identification information corresponding to a first tag address included in the access address and a second tag address included in the access address, match identification information and second tag address held therein. A cache controller makes access to the data array or storage, based on a determination result of the first or second determination unit.
公开/授权文献
- US11829293B2 Processor and arithmetic processing method 公开/授权日:2023-11-28
信息查询
IPC分类: