Invention Application
- Patent Title: SEMICONDUCTOR PACKAGE
-
Application No.: US17848562Application Date: 2022-06-24
-
Publication No.: US20230132054A1Publication Date: 2023-04-27
- Inventor: Wooram MYUNG , Donguk KWON , Jiwon SHIN , KyeongHwan JO , Pilsung CHOI
- Applicant: SAMSUNG ELECTRONICS CO., LTD.
- Applicant Address: KR Suwon-si
- Assignee: SAMSUNG ELECTRONICS CO., LTD.
- Current Assignee: SAMSUNG ELECTRONICS CO., LTD.
- Current Assignee Address: KR Suwon-si
- Priority: KR10-2021-0141004 20211021
- Main IPC: H01L23/00
- IPC: H01L23/00

Abstract:
Disclosed is a semiconductor package including a package substrate, a semiconductor chip mounted on the package substrate, a connection solder pattern between the package substrate and the semiconductor chip, and a dummy bump between the package substrate and the semiconductor chip and spaced apart from the connection solder pattern. The connection solder pattern includes a first intermetallic compound layer, a connection solder layer, and a second intermetallic compound layer. The dummy bump includes a dummy pillar and a dummy solder pattern. A thickness of the dummy solder pattern is less than a thickness of the connection solder pattern. A melting point of the dummy solder pattern is greater than that of the connection solder layer.
Public/Granted literature
- US3174782A Latches Public/Granted day:1965-03-23
Information query
IPC分类: