- 专利标题: METHOD FOR MASK DATA SYNTHESIS WITH WAFER TARGET ADJUSTMENT
-
申请号: US18499955申请日: 2023-11-01
-
公开(公告)号: US20240061344A1公开(公告)日: 2024-02-22
- 发明人: Hsu-Ting HUANG , Tung-Chin WU , Shih-Hsiang LO , Chih-Ming LAI , Jue-Chin YU , Ru-Gun LIU , Chin-Hsiang LIN
- 申请人: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
- 申请人地址: TW Hsinchu
- 专利权人: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
- 当前专利权人: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
- 当前专利权人地址: TW Hsinchu
- 分案原申请号: US17403816 2021.08.16
- 主分类号: G03F7/00
- IPC分类号: G03F7/00 ; G06F16/23 ; G06F30/392 ; G06F30/398 ; G06N3/04 ; G06N3/08
摘要:
A method for manufacturing a lithographic mask for an integrated circuit includes performing an optical proximity correction (OPC) process to an integrated circuit mask layout to produce a corrected mask layout. The method further includes performing an inverse lithographic technology (ILT) process to the corrected mask layout to enhance the corrected mask layout to produce an OPC-ILT-enhanced mask layout. The method also includes performing an inverse lithographic technology (ILT) process to the corrected mask layout to enhance the corrected mask layout to produce an OPC-ILT-enhanced mask layout.
信息查询