Invention Publication
- Patent Title: MULTILAYER PACKAGE SUBSTRATE WITH STRESS BUFFER
-
Application No.: US18482944Application Date: 2023-10-09
-
Publication No.: US20240112997A1Publication Date: 2024-04-04
- Inventor: Guangxu Li , Yiqi Tang , Rajen Manicon Murugan
- Applicant: Texas Instruments Incorporated
- Applicant Address: US TX Dallas
- Assignee: Texas Instruments Incorporated
- Current Assignee: Texas Instruments Incorporated
- Current Assignee Address: US TX Dallas
- Main IPC: H01L23/498
- IPC: H01L23/498 ; H01L21/48 ; H01L23/00

Abstract:
A semiconductor package includes a multilayer package substrate including a top layer including a top dielectric layer and a top metal layer providing a top portion of pins on top filled vias, and a bottom layer including a bottom dielectric layer and a bottom metal layer on bottom filled vias that provide externally accessible bottom side contact pads. The top dielectric layer together with the bottom dielectric layer providing electrical isolation between the pins. And integrated circuit (IC) die that comprises a substrate having a semiconductor surface including circuitry, with nodes connected to bond pads with bonding features on the bond pads. An electrically conductive material interconnect provides a connection between the top side contact pads and the bonding features. At least a first pin includes at least one bump stress reduction structure that includes a local physical dimension change of at least 10% in at least one dimension.
Information query
IPC分类: