Invention Publication
- Patent Title: DYNAMIC RANDOM ACCESS MEMORY SPEED BIN COMPATIBILITY
-
Application No.: US18386518Application Date: 2023-11-02
-
Publication No.: US20240144985A1Publication Date: 2024-05-02
- Inventor: Erik V. Pohlmann
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Main IPC: G11C7/10
- IPC: G11C7/10 ; G11C8/18

Abstract:
Methods, systems, and devices for dynamic random access memory speed bin compatibility are described. For instance, a device (e.g., a memory device, a host device) may combine a first parameter with a second parameter to generate a third parameter, where the first parameter may be associated with a duration for a clock that is coupled with a memory array to perform a clock cycle and the second parameter may be associated with a timing constraint associated with initiating an access operation for the memory array. The device may determine a latency of a column address strobe based on the third parameter relative to (e.g., satisfying) a threshold value and may access one or more memory cells of the memory array based on the latency of the column address strobe.
Public/Granted literature
- US12154654B2 Dynamic random access memory speed bin compatibility Public/Granted day:2024-11-26
Information query