发明授权
- 专利标题: Efficient error detection in a VLSI central processing unit
- 专利标题(中): VLSI中央处理单元的有效错误检测
-
申请号: US546204申请日: 1990-06-28
-
公开(公告)号: US5195101A公开(公告)日: 1993-03-16
- 发明人: Russell W. Guenthner , Bruce E. Flocken , Ronald E. Lange
- 申请人: Russell W. Guenthner , Bruce E. Flocken , Ronald E. Lange
- 申请人地址: AZ Phoenix
- 专利权人: Bull HN Information Systems Inc.
- 当前专利权人: Bull HN Information Systems Inc.
- 当前专利权人地址: AZ Phoenix
- 主分类号: G06F11/16
- IPC分类号: G06F11/16
摘要:
In a Central Processing Unit (CPU) incorporating a Basic Processing Unit (BPU) which includes an address and execution (AX) unit, a decimal numeric (DN) unit and a floating point (FP) unit and also incorporating a cache unit situated logically intermediate the BPU and system memory, BPU data manipulation errors are sensed by duplicating each of the AX, DN and FP chips (i.e., duplicating the BPU) and performing all BPU data manipulation operations redundantly. The outputs from the duplicate BPUs are placed on respective master (MRB) and slave (SRB) result busses which are coupled to the cache unit, and the results are compared, byte-by-byte in the cache unit. If the results are not identical in each byte of the result, the individual chip handling the byte in the cache unit and detecting the no-compare condition issues an individual error signal, and appropriate steps to remedy or otherwise respond to the error signal may be undertaken within the cache unit, within the CPU and within the system.
公开/授权文献
信息查询