发明授权
US5291498A Error detecting method and apparatus for computer memory having
multi-bit output memory circuits
失效
具有多位输出存储电路的计算机存储器的误差检测方法和装置
- 专利标题: Error detecting method and apparatus for computer memory having multi-bit output memory circuits
- 专利标题(中): 具有多位输出存储电路的计算机存储器的误差检测方法和装置
-
申请号: US647408申请日: 1991-01-29
-
公开(公告)号: US5291498A公开(公告)日: 1994-03-01
- 发明人: James A. Jackson , Marc A. Quattromani , Kevin M. Lowderman
- 申请人: James A. Jackson , Marc A. Quattromani , Kevin M. Lowderman
- 申请人地址: TX Richardson
- 专利权人: Convex Computer Corporation
- 当前专利权人: Convex Computer Corporation
- 当前专利权人地址: TX Richardson
- 主分类号: G06F11/10
- IPC分类号: G06F11/10 ; G06F12/16 ; H03M13/00
摘要:
An error correcting code and apparatus are used in conjunction with a main memory in which a data word is stored in a plurality of circuits each of which produces multiple outputs. A minimum number of check bits are stored together with the data word for detecting and correcting single bit errors and detecting the existence of multi-bit errors. A parity bit for the entire data word is also stored. For a 32-bit data word, at least 3 bits of the data word are stored in each of 10 memory circuits. Seven check bits and one parity bit are also stored in the 10 memory circuits wherein no more than one of the check bits or parity bit is stored in any one memory circuit. Upon reading the data word from the memory a set of verify check bits and a verify parity bit are generated and compared to the stored check bits and stored parity bit to produce a check bit syndrome and a parity bit syndrome. The check bit syndrome is decoded to produce an output that is input to an error generator circuit together with a parity syndrome for producing error signals indicating occurrence of a single bit error, a multi-bit error, a triple bit error, or a check bit error.
公开/授权文献
信息查询