Invention Grant
- Patent Title: Switch-level timing simulation based on two-connected components
- Patent Title (中): 基于双连接组件的开关级定时仿真
-
Application No.: US756078Application Date: 1991-09-06
-
Publication No.: US5305229APublication Date: 1994-04-19
- Inventor: Sanjay Dhar
- Applicant: Sanjay Dhar
- Applicant Address: NJ Livingston
- Assignee: Bell Communications Research, Inc.
- Current Assignee: Bell Communications Research, Inc.
- Current Assignee Address: NJ Livingston
- Main IPC: G06F17/50
- IPC: G06F17/50 ; G06F15/20
Abstract:
A method for simulating a transistor circuit determines which nodes in the circuit change state in response to events, and then accurately computes the times at which those nodes change states. Using parasitic capacitance and transistor conductance values extracted from the circuit layout, this method and evaluates driving-point resistances and delays in an RC-network representation of the complete circuit.
Public/Granted literature
- US5677753A Digital sound recording on motion picture film Public/Granted day:1997-10-14
Information query