发明授权
- 专利标题: Data processor with bus-sizing function
- 专利标题(中): 具有总线调整功能的数据处理器
-
申请号: US939257申请日: 1992-09-02
-
公开(公告)号: US5394528A公开(公告)日: 1995-02-28
- 发明人: Souichi Kobayashi , Yuichi Saito
- 申请人: Souichi Kobayashi , Yuichi Saito
- 申请人地址: JPX Tokyo
- 专利权人: Mitsubishi Denki Kabushiki Kaisha
- 当前专利权人: Mitsubishi Denki Kabushiki Kaisha
- 当前专利权人地址: JPX Tokyo
- 优先权: JPX3-288394 19911105
- 主分类号: G06F13/36
- IPC分类号: G06F13/36 ; G06F12/04 ; G06F12/06 ; G06F12/08 ; G06F13/40
摘要:
A data processor capable of controlling memory accessing by the same controls regardless of the bus width to be used. A register is provided for storing data to be inputted and completing a block of data with a size equal to that of the whole bus width of the external data bus when the microprocessor accesses external memory by using only a part of the bus width of an external data bus according to a bus-sizing function. A bus interface is provided for starting memory access by dividing a bus cycle into plural portions according to the bus width and for controlling operation so as to access data equal in size to the case where the whole bus width of the external data bus is used for accessing.
公开/授权文献
- US5967352A Interrupted thread cap structure 公开/授权日:1999-10-19
信息查询