发明授权
US5506878A Programmable clock having programmable delay and duty cycle based on a user-supplied reference clock 失效
可编程时钟具有基于用户提供的参考时钟的可编程延迟和占空比

  • 专利标题: Programmable clock having programmable delay and duty cycle based on a user-supplied reference clock
  • 专利标题(中): 可编程时钟具有基于用户提供的参考时钟的可编程延迟和占空比
  • 申请号: US277382
    申请日: 1994-07-18
  • 公开(公告)号: US5506878A
    公开(公告)日: 1996-04-09
  • 发明人: David Chiang
  • 申请人: David Chiang
  • 申请人地址: CA San Jose
  • 专利权人: Xilinx, Inc.
  • 当前专利权人: Xilinx, Inc.
  • 当前专利权人地址: CA San Jose
  • 主分类号: H03K5/00
  • IPC分类号: H03K5/00 H03K5/135 H03K5/156 H03K21/08
Programmable clock having programmable delay and duty cycle based on a
user-supplied reference clock
摘要:
An input clock delay circuit includes an up counter for estimating the approximate number of internal clock cycles that occur during one cycle of the input clock signal and another up counter for determining the portion of each cycle of the input clock signal that is high. A clock manipulation circuit receives each counter's value, and may be set to perform a fixed transform on the input clock signal, such as clock delay/advance, duty cycle shifting, and frequency multiplication/division. The clock manipulation circuit output values are loaded into two down counters that are also clocked by the internal clock. On the rising edge of the input clock signal, the first down counter starts decrementing until the counter reaches zero, indicating that the desired delay interval has passed, at which point the delayed output clock signal is taken high. The second down counter then starts decrementing for an interval that is equal to the desired duty cycle of the output clock signal. When the second down counter reaches zero, the output clock signal is taken low, and the process repeats.
公开/授权文献
信息查询
0/0