发明授权
- 专利标题: Second level cache having instruction cache parity error control
- 专利标题(中): 具有指令缓存奇偶校验错误控制的二级缓存
-
申请号: US777037申请日: 1996-12-30
-
公开(公告)号: US5875201A公开(公告)日: 1999-02-23
- 发明人: Mitchell A. Bauman , Donald W. Mackenthun , Gary J. Lucas , James L. Federici
- 申请人: Mitchell A. Bauman , Donald W. Mackenthun , Gary J. Lucas , James L. Federici
- 申请人地址: PA Blue Bell
- 专利权人: Unisys Corporation
- 当前专利权人: Unisys Corporation
- 当前专利权人地址: PA Blue Bell
- 主分类号: G06F11/10
- IPC分类号: G06F11/10 ; G06F11/00 ; G11C29/00
摘要:
Method and apparatus for detecting and correcting memory storage data errors in a system utilizing parity error detection. An error detected in the memory storage device results in a parity error being reported, thereby causing the corresponding address location to be deactivated. Once deactivated, no further reading or writing is performed at that address location for a predetermined time period. The parity error reporting and address deactivation is accomplished without an access time penalty and requires a reduced number of I/O pins.
公开/授权文献
- USD294892S Lawn chair 公开/授权日:1988-03-29
信息查询