发明授权
- 专利标题: Dual damascene process using high selectivity boundary layers
- 专利标题(中): 双镶嵌工艺采用高选择性边界层
-
申请号: US109113申请日: 1998-07-02
-
公开(公告)号: US6025259A公开(公告)日: 2000-02-15
- 发明人: Allen S. Yu , Paul J. Steffan , Thomas Charles Scholer
- 申请人: Allen S. Yu , Paul J. Steffan , Thomas Charles Scholer
- 申请人地址: CA Sunnyvale
- 专利权人: Advanced Micro Devices, Inc.
- 当前专利权人: Advanced Micro Devices, Inc.
- 当前专利权人地址: CA Sunnyvale
- 主分类号: H01L21/768
- IPC分类号: H01L21/768 ; H01L21/4763
摘要:
A method of manufacturing a semiconductor device with multiple dual damascene structures that maintains the maximum density. A first dual damascene structure having a first via and a first trench is formed in a first interlayer dielectric and a first etch stop layer formed on the planarized surface of the first interlayer dielectric. Two layers of interlayer dielectric separated by a second etch stop layer is formed on the surface of the first etch stop layer. A third etch stop layer is formed on the upper layer of interlayer dielectric and a first photoresist layer formed on the third etch stop layer. The photoresist layer is etched having a dimension coinciding with a width dimension of the first via. The third etch stop layer is selectively etched and the first photoresist layer removed and replaced by a second photoresist layer. The second photoresist layer is etched having a dimension coinciding with a width dimension of the first trench. The two layers of interlayer dielectric and the first, second and third etch stop layers are etched to form a second dual damascene structure having a second via and a second trench having the same dimensions as the first dual damascene structure.
公开/授权文献
- USD427877S Hand tool handle 公开/授权日:2000-07-11
信息查询
IPC分类: