发明授权
US06235586B1 Thin floating gate and conductive select gate in situ doped amorphous silicon material for NAND type flash memory device applications 有权
用于NAND型闪存器件应用的薄浮栅和导电选择门原位掺杂非晶硅材料

  • 专利标题: Thin floating gate and conductive select gate in situ doped amorphous silicon material for NAND type flash memory device applications
  • 专利标题(中): 用于NAND型闪存器件应用的薄浮栅和导电选择门原位掺杂非晶硅材料
  • 申请号: US09352801
    申请日: 1999-07-13
  • 公开(公告)号: US06235586B1
    公开(公告)日: 2001-05-22
  • 发明人: Kenneth Wo-Wai AuKent Kuohua ChangHao Fang
  • 申请人: Kenneth Wo-Wai AuKent Kuohua ChangHao Fang
  • 主分类号: H01L218247
  • IPC分类号: H01L218247
Thin floating gate and conductive select gate in situ doped amorphous silicon material for NAND type flash memory device applications
摘要:
In one embodiment, the present invention relates to a method of forming a NAND type flash memory device, involving the steps of growing a first oxide layer over at least a portion of a substrate, the substrate including a flash memory cell area and a select gate area; removing a portion of the first oxide layer in the flash memory cell area of the substrate; growing a second oxide layer over at least a portion of the substrate in the flash memory cell area and over at least a portion of the a first oxide layer in the select gate area; depositing a first in situ doped amorphous silicon layer over at least a portion of the second oxide layer, the first in situ doped amorphous silicon layer having a thickness from about 400 Å to about 1,000 Å; depositing a dielectric layer over at least a portion of the first in situ doped amorphous silicon layer; depositing a second doped amorphous silicon layer over at least a portion of the dielectric layer; and forming a flash memory cell in the flash memory cell area of the substrate and a select gate transistor in the select gate area substrate, the flash memory cell comprising the second oxide layer, the first in situ doped amorphous silicon layer, the dielectric layer, and the second doped amorphous silicon layer, and the select gate transistor comprising the first oxide layer, second oxide layer, the first in situ doped amorphous silicon layer, the dielectric layer, and the second doped amorphous silicon layer.
信息查询
0/0