发明授权
US06247034B1 Fast fourier transforming apparatus and method, variable bit reverse circuit, inverse fast fourier transforming apparatus and method, and OFDM receiver and transmitter 有权
快速傅里叶变换装置和方法,可变位反向电路,反向快速傅里叶变换装置和方法,以及OFDM接收机和发射机

  • 专利标题: Fast fourier transforming apparatus and method, variable bit reverse circuit, inverse fast fourier transforming apparatus and method, and OFDM receiver and transmitter
  • 专利标题(中): 快速傅里叶变换装置和方法,可变位反向电路,反向快速傅里叶变换装置和方法,以及OFDM接收机和发射机
  • 申请号: US09371923
    申请日: 1999-08-11
  • 公开(公告)号: US06247034B1
    公开(公告)日: 2001-06-12
  • 发明人: Yuji NakaiAkihiro Furuta
  • 申请人: Yuji NakaiAkihiro Furuta
  • 优先权: JP9-009204 19970122; JP9-212861 19970807
  • 主分类号: G06F1714
  • IPC分类号: G06F1714
Fast fourier transforming apparatus and method, variable bit reverse circuit, inverse fast fourier transforming apparatus and method, and OFDM receiver and transmitter
摘要:
In fast Fourier transform, a necessary memory capacity is decreased, thereby decreasing a cost. The fast Fourier transform is performed on a symbol stored in a RAM by a butterfly operation unit in accordance with a RAM address generated by a RAM address generator. A RAM address conversion unit converts an input/output dummy address into an input/output real address by conducting bit reverse by a frequency specified in accordance with an input/output bit reverse signal, and converts a butterfly operation dummy address into a butterfly operation real address by conducting the bit reverse by a frequency specified in accordance with a butterfly operation bit reverse signal. In this manner, among output data of one symbol and input data of another symbol to be stored in the RAM subsequently to the output data of the one symbol, data having a common index indicating their orders in the symbols can be stored at the same address in the RAM. As a result, symbol input and symbol output can be overlapped.
信息查询
0/0