发明授权
- 专利标题: Bit synchronization circuit
- 专利标题(中): 位同步电路
-
申请号: US09239090申请日: 1999-01-27
-
公开(公告)号: US06373911B1公开(公告)日: 2002-04-16
- 发明人: Akio Tajima , Yoshihiko Suemura , Soichiro Araki , Seigo Takahashi , Yoshiharu Maeno , Naoya Henmi
- 申请人: Akio Tajima , Yoshihiko Suemura , Soichiro Araki , Seigo Takahashi , Yoshiharu Maeno , Naoya Henmi
- 优先权: JP10-014713 19980128
- 主分类号: H03D324
- IPC分类号: H03D324
摘要:
A bit synchronization circuit operates at high speed range as high as Gb/s or higher and can establish synchronization within 10 bits with rejecting jitter to permit accurate bit synchronization. The bit synchronization circuit thus generates a plurality of clocks having mutually different phases in synchronism with an input reference clock. A phase relationship between a plurality of clocks and an input data to be decided is discriminated by a phase comparator circuit. The clock having optimal phase relationship, namely clock having level transition timing having at a substantially center portion of mutually adjacent level transition timing of the input data, is determined by a phase determination circuit. An decision circuit and selector are provided for deciding input data at the level transition timing of the determined clock.
信息查询