Invention Grant
US06381661B1 High throughput UART to DSP interface having Dual transmit and receive FIFO buffers to support data transfer between a host computer and an attached modem
失效
高吞吐量UART至DSP接口,具有双发送和接收FIFO缓冲器,可支持主机和附加调制解调器之间的数据传输
- Patent Title: High throughput UART to DSP interface having Dual transmit and receive FIFO buffers to support data transfer between a host computer and an attached modem
- Patent Title (中): 高吞吐量UART至DSP接口,具有双发送和接收FIFO缓冲器,可支持主机和附加调制解调器之间的数据传输
-
Application No.: US09321905Application Date: 1999-05-28
-
Publication No.: US06381661B1Publication Date: 2002-04-30
- Inventor: Shayne Messerly , Harrison Killian , David Arnesen
- Applicant: Shayne Messerly , Harrison Killian , David Arnesen
- Main IPC: G06F1312
- IPC: G06F1312

Abstract:
The high throughput UART to DSP interface (UDIF) maintains UART functionality while integrating dual Transmit (Tx) and Receive (Rx) FIFO buffers that are optimized for more efficient interaction with their respective I/O processors. The portion of the interface design interacting with the DSP, the UDIF, provides several unique Status, Informational, and Control registers that lower the DSP overhead required for many of the basic modem functions. The UDIF design also performs parity add, parity strip, and character echo functions, traditionally performed at a high overhead cost by the DSP. These functions are more efficiently preformed by hardware implementations than by the software routines executed by the DSP. More burdensome command functions like escape, AT, and flow control commands can also be implemented through hardware implementations to reduce processor overhead.
Information query