Invention Grant
- Patent Title: Chip scale package
- Patent Title (中): 芯片级封装
-
Application No.: US09853950Application Date: 2001-05-10
-
Publication No.: US06407459B2Publication Date: 2002-06-18
- Inventor: Yong Hwan Kwon , Sa Yoon Kang
- Applicant: Yong Hwan Kwon , Sa Yoon Kang
- Priority: KR99-27786 19990709
- Main IPC: H01L2144
- IPC: H01L2144

Abstract:
A semiconductor package which includes: a semiconductor integrated circuit having chip pads formed thereon; interconnection bumps overlying on the chip pads; a patterned metal layer connecting to the interconnection bumps; a first dielectric layer under the patterned metal layer; a second dielectric layer overlying on the patterned metal layer; and terminal pads connecting to the patterned metal layer. The semiconductor package can further include external terminals connecting to the terminal pads, a third dielectric layer filling a gap between the first dielectric layer and the semiconductor integrated circuit.
Public/Granted literature
- US20010020737A1 Chip scale package Public/Granted day:2001-09-13
Information query