发明授权
US06496887B1 SRAM bus architecture and interconnect to an FPGA 失效
SRAM总线架构和互连到FPGA

  • 专利标题: SRAM bus architecture and interconnect to an FPGA
  • 专利标题(中): SRAM总线架构和互连到FPGA
  • 申请号: US09512133
    申请日: 2000-02-23
  • 公开(公告)号: US06496887B1
    公开(公告)日: 2002-12-17
  • 发明人: William C. Plants
  • 申请人: William C. Plants
  • 主分类号: G06F1300
  • IPC分类号: G06F1300
SRAM bus architecture and interconnect to an FPGA
摘要:
An SRAM bus architecture includes pass-through interconnect conductors. Each of the pass-through interconnect conductors is connected to routing channels of the general interconnect architecture of the FPGA through an element which includes a pass transistor connected in parallel with a tri-state buffer. The pass transistors and tri-state buffers are controlled by configuration SRAM bits. Some of the pass-through interconnect conductors are connected by programmable elements to the address, data and control signal lines of the SRAM blocks, while other pass through the SRAM blocks with out being further connected to the SRAM bussing architecture.
信息查询
0/0