发明授权
US06748513B1 Method and apparatus for a low latency source-synchronous address receiver for a host system bus in a memory controller
有权
用于存储器控制器中的主机系统总线的低延迟源同步地址接收器的方法和装置
- 专利标题: Method and apparatus for a low latency source-synchronous address receiver for a host system bus in a memory controller
- 专利标题(中): 用于存储器控制器中的主机系统总线的低延迟源同步地址接收器的方法和装置
-
申请号: US09665922申请日: 2000-09-20
-
公开(公告)号: US06748513B1公开(公告)日: 2004-06-08
- 发明人: Srinivasan T. Rajappa , Romesh B. Trivedi , Rajagopal Subramanian , Zohar Bogin , Serafin Garcia
- 申请人: Srinivasan T. Rajappa , Romesh B. Trivedi , Rajagopal Subramanian , Zohar Bogin , Serafin Garcia
- 主分类号: G06F1200
- IPC分类号: G06F1200
摘要:
A method and apparatus for a source synchronous address receiver for a system bus is described. A flow-through between a system bus address input to a memory bus is controlled by two inputs: one is a source synchronous address strobe directing the receiver to latch the address and store data, while the other is a protocol signal, signaling the beginning of the address transfer. A flow-through circuit generates an enable signal in response to a digital address strobe signal and a digital address select signal to generate, prior to receipt of the address packet, an enable signal for a flow-through gate having the address packet and the enable signal as inputs. The flow-through gate provides the first component of the digital address packet (transaction address) to a chipset once the digital address packet appears on the address pin.
信息查询