Invention Grant
US06771096B1 Circuit, system, and method for using hysteresis to avoid dead zone or non-linear conditions in a phase frequency detector 有权
使用滞后来避免相位频率检测器中的死区或非线性条件的电路,系统和方法

  • Patent Title: Circuit, system, and method for using hysteresis to avoid dead zone or non-linear conditions in a phase frequency detector
  • Patent Title (中): 使用滞后来避免相位频率检测器中的死区或非线性条件的电路,系统和方法
  • Application No.: US10105687
    Application Date: 2002-03-25
  • Publication No.: US06771096B1
    Publication Date: 2004-08-03
  • Inventor: Steve MeyersNathan Moyal
  • Applicant: Steve MeyersNathan Moyal
  • Main IPC: G01R2500
  • IPC: G01R2500
Circuit, system, and method for using hysteresis to avoid dead zone or non-linear conditions in a phase frequency detector
Abstract:
A phase frequency detector (PFD) utilizes hysteresis dead zone avoidance while maximizing the linear range and minimizing the power and area consumed by the PFD circuit. The PFD includes a hysteresis in a reset logic gate, which prevents the reset logic gate from switching its output before each of the corrective pulses from the PFD reach final steady state DC voltage values. The PFD response simulates an ideal response, such that linearity is maintained at the phase lock point and throughout a linear range of +/−2&pgr;. In addition, the hysteresis reset logic gate monitors the corrective pulses to insert an appropriate amount of time delay into the PFD reset path without introducing additional delay elements. As a result, the linear range of the PHD is maximized and the power and area consumed by the PFD is minimized, due to the fact that additional delay elements are eliminated from the design.
Information query
Patent Agency Ranking
0/0