Invention Grant
- Patent Title: Digital dual-loop DLL design using coarse and fine loops
- Patent Title (中): 数字双环DLL设计使用粗细和细循环
-
Application No.: US10208060Application Date: 2002-07-30
-
Publication No.: US06774690B2Publication Date: 2004-08-10
- Inventor: R. Jacob Baker , Feng Lin
- Applicant: R. Jacob Baker , Feng Lin
- Main IPC: H03L706
- IPC: H03L706

Abstract:
A dual-loop digital delay locked loop (DLL) is provided. The DLL includes a coarse loop to produce a first delayed signal and provides a wide frequency lock range. The DLL further includes a fine loop connected to the coarse loop to produce a second delayed signal and provides a tight locking. This dual-loop architecture can provide robust operation and tight synchronization over a wide range of delay variations.
Public/Granted literature
- US20020180501A1 Digital dual-loop DLL design using coarse and fine loops Public/Granted day:2002-12-05
Information query