Invention Grant
- Patent Title: Circuit and method for protecting 1-hot and 2-hot vector tags in high performance microprocessors
-
Application No.: US10435386Application Date: 2003-05-12
-
Publication No.: US06775746B2Publication Date: 2004-08-10
- Inventor: Nhon Quach , John Crawford , Greg S. Mathews , Edward Grochowski , Chakravarthy Kosaraju
- Applicant: Nhon Quach , John Crawford , Greg S. Mathews , Edward Grochowski , Chakravarthy Kosaraju
- Main IPC: G06F1210
- IPC: G06F1210

Abstract:
The present invention relates to the design of highly reliable high performance microprocessors, and more specifically to designs that use cache memory protection schemes such as, for example, a 1-hot plus valid bit scheme and a 2-hot vector cache scheme. These protection schemes protect the 1-hot vectors used in the tag array in the cache and are designed to provide hardware savings, operate at higher speeds and be simple to implement. In accordance with an embodiment of the present invention, a tag array memory circuit includes a plurality of memory bit circuits coupled together to form an n-bit memory cell, and a valid bit circuit coupled to the n-bit memory cell, the valid bit circuit being configured to be accessed simultaneously with the plurality of memory bit circuits.
Public/Granted literature
- US20030196049A1 Circuit and method for protecting 1-hot and 2-hot vector tags in high performance microprocessors Public/Granted day:2003-10-16
Information query