发明授权
US06809824B1 Alignment process for integrated circuit structures on semiconductor substrate using scatterometry measurements of latent images in spaced apart test fields on substrate
失效
使用半导体衬底上的集成电路结构的对准过程,使用在衬底上的间隔开的测试场中的潜像的散射测量
- 专利标题: Alignment process for integrated circuit structures on semiconductor substrate using scatterometry measurements of latent images in spaced apart test fields on substrate
- 专利标题(中): 使用半导体衬底上的集成电路结构的对准过程,使用在衬底上的间隔开的测试场中的潜像的散射测量
-
申请号: US10006398申请日: 2001-11-30
-
公开(公告)号: US06809824B1公开(公告)日: 2004-10-26
- 发明人: Colin D. Yates , Nicholas F. Pasch , Nicholas K. Eib
- 申请人: Colin D. Yates , Nicholas F. Pasch , Nicholas K. Eib
- 主分类号: G01B1100
- IPC分类号: G01B1100
摘要:
A process for measuring alignment of latent images in a photoresist layer of an integrated circuit structure on a semiconductor substrate with a test pattern formed in a lower layer on the substrate comprises the steps of forming a test pattern in selected fields of a first layer on a semiconductor substrate, forming a layer of photoresist over the first layer, forming latent images in portions of the photoresist layer lying in the selected fields overlying the test pattern of the first layer; and measuring the alignment of the test pattern in the selected fields of the first layer with the overlying latent images in the photoresist layer using scatterometry. In a preferred embodiment, the test pattern formed in each of the selected fields in the first layer comprises a pattern of parallel spaced apart lines, and the latent images formed in the portions of the photoresist layer in the selected fields above the test pattern in the first layer also comprises a pattern of parallel spaced part lines, with the two sets of lines interspaced between one another and generally parallel to one another to form a diffraction pattern.
信息查询