发明授权
- 专利标题: Clock frequency multiplier
- 专利标题(中): 时钟倍频器
-
申请号: US10339214申请日: 2003-01-09
-
公开(公告)号: US06815991B2公开(公告)日: 2004-11-09
- 发明人: Gin S. Yee , Shaoping Ge
- 申请人: Gin S. Yee , Shaoping Ge
- 主分类号: H03K504
- IPC分类号: H03K504
摘要:
A clock frequency multiplier design is provided. The clock frequency multiplier includes an input stage arranged to receive an input clock signal, a first clock cycle generator stage operatively connected to the input stage and arranged to generate a low pulse on a first signal dependent on a low phase of the input clock signal, a second clock cycle generator stage operatively connected to the input stage and arranged to generate a low pulse on a second signal dependent on a high phase of the input clock signal, and an output stage operatively connected to the first clock cycle generator stage and the second clock cycle generator stage and arranged to output a high pulse on an output clock signal for every low pulse on the first signal and the second signal.
公开/授权文献
- US20040135607A1 Clock frequency multiplier 公开/授权日:2004-07-15
信息查询