- 专利标题: Loadless NMOS four transistor dynamic dual Vt SRAM cell
-
申请号: US10649200申请日: 2003-08-27
-
公开(公告)号: US06920061B2公开(公告)日: 2005-07-19
- 发明人: Azeez Bhavnagarwala , Rajiv V. Joshi , Stephen V. Kosonocky
- 申请人: Azeez Bhavnagarwala , Rajiv V. Joshi , Stephen V. Kosonocky
- 申请人地址: US NY Armonk
- 专利权人: International Business Machines Corporation
- 当前专利权人: International Business Machines Corporation
- 当前专利权人地址: US NY Armonk
- 代理商 Frank V. DeRosa
- 主分类号: G11C11/418
- IPC分类号: G11C11/418 ; G11C11/412 ; H01L21/8244 ; H01L27/11 ; G11C11/00
摘要:
Loadless 4T SRAM cells, and methods for operating such SRAM cells, which can provide highly integrated semiconductor memory devices while providing increased performance with respect to data stability and increased I/O speed for data access operations. A loadless 4T SRAM cell comprises a pair of access transistors and a pair of pull-down transistors, all of which are implemented as N-channel transistors (NFETs or NMOSFETS). The access transistors have lower threshold voltages than the pull-down transistors, which enables the SRAM cell to effectively maintain a logic “1” potential during standby. The pull-down transistors have larger channel widths as compared to the access transistors, which enables the SRAM cell to effectively maintain a logic “0” potential at a given storage node during a read operation. A method is implemented for dynamically adjusting the threshold voltages of the transistors of activated memory cells during an access operation to thereby increase the read current or performance of the accessed memory cells.
公开/授权文献
- US20050047196A1 Loadless NMOS four transistor dynamic dual Vt SRAM cell 公开/授权日:2005-03-03
信息查询
IPC分类: