发明授权
US06948141B1 Apparatus and methods for determining critical area of semiconductor design data
有权
用于确定半导体设计数据临界面积的装置和方法
- 专利标题: Apparatus and methods for determining critical area of semiconductor design data
- 专利标题(中): 用于确定半导体设计数据临界面积的装置和方法
-
申请号: US10281427申请日: 2002-10-24
-
公开(公告)号: US06948141B1公开(公告)日: 2005-09-20
- 发明人: Akella V. S. Satya , Vladimir D. Federov , Li Song
- 申请人: Akella V. S. Satya , Vladimir D. Federov , Li Song
- 申请人地址: US CA Milpitas
- 专利权人: KLA-Tencor Technologies Corporation
- 当前专利权人: KLA-Tencor Technologies Corporation
- 当前专利权人地址: US CA Milpitas
- 代理机构: Beyer, Weaver & Thomas, LLP.
- 主分类号: G01R31/3183
- IPC分类号: G01R31/3183 ; G06F17/50
摘要:
Disclosed are mechanisms for efficiently and accurately calculating critical area. In general terms, a method of determining a critical area for a semiconductor design layout is disclosed. The critical area is utilizable to predict yield of a semiconductor device fabricated from such layout. A semiconductor design layout having a plurality of features is first provided. The features have a plurality of polygon shapes which include nonrectangular polygon shapes. Each feature shape has at least one attribute or artifact, such as a vertex or edge. A probability of fail function is calculated based on at least a distance between two feature shape attributes or artifacts. By way of example implementations, a distance between two neighboring feature edges (or vertices) or a distance between two feature edges (or vertices) of the same feature is first determined and then used to calculate the probability of fail function. In a specific aspect, the distances are first used to determine midlines between neighboring features or midlines within a same feature shape, and the midlines are then used to determine the probability of fail function. A critical area of the design layout is then determined based on the determined probability of fail function. In specific implementations, the defect type is a short type defect or an open type defect. In a preferred implementation, the features may have any suitable polygonal shape, as is typical in a design layout.
信息查询
IPC分类: